Three-Dimensional Integrated Circuit Design

Three-Dimensional Integrated Circuit Design

Author: Vasilis F. Pavlidis

Publisher: Newnes

Published: 2017-07-04

Total Pages: 770

ISBN-13: 0124104843

DOWNLOAD EBOOK

Three-Dimensional Integrated Circuit Design, Second Eition, expands the original with more than twice as much new content, adding the latest developments in circuit models, temperature considerations, power management, memory issues, and heterogeneous integration. 3-D IC experts Pavlidis, Savidis, and Friedman cover the full product development cycle throughout the book, emphasizing not only physical design, but also algorithms and system-level considerations to increase speed while conserving energy. A handy, comprehensive reference or a practical design guide, this book provides effective solutions to specific challenging problems concerning the design of three-dimensional integrated circuits. Expanded with new chapters and updates throughout based on the latest research in 3-D integration: - Manufacturing techniques for 3-D ICs with TSVs - Electrical modeling and closed-form expressions of through silicon vias - Substrate noise coupling in heterogeneous 3-D ICs - Design of 3-D ICs with inductive links - Synchronization in 3-D ICs - Variation effects on 3-D ICs - Correlation of WID variations for intra-tier buffers and wires - Offers practical guidance on designing 3-D heterogeneous systems - Provides power delivery of 3-D ICs - Demonstrates the use of 3-D ICs within heterogeneous systems that include a variety of materials, devices, processors, GPU-CPU integration, and more - Provides experimental case studies in power delivery, synchronization, and thermal characterization


Computer Engineering and Technology

Computer Engineering and Technology

Author: Weixia Xu

Publisher: Springer

Published: 2013-01-03

Total Pages: 263

ISBN-13: 3642358985

DOWNLOAD EBOOK

This book constitutes the refereed proceedings of the 16th National Conference on Computer Engineering and Technology, NCCET 2012, held in Shanghai, China, in August 2012. The 27 papers presented were carefully reviewed and selected from 108 submissions. They are organized in topical sections named: microprocessor and implementation; design of integration circuit; I/O interconnect; and measurement, verification, and others.


Industrial Engineering: Concepts, Methodologies, Tools, and Applications

Industrial Engineering: Concepts, Methodologies, Tools, and Applications

Author: Management Association, Information Resources

Publisher: IGI Global

Published: 2012-08-31

Total Pages: 2090

ISBN-13: 1466619465

DOWNLOAD EBOOK

Industrial engineering affects all levels of society, with innovations in manufacturing and other forms of engineering oftentimes spawning cultural or educational shifts along with new technologies. Industrial Engineering: Concepts, Methodologies, Tools, and Applications serves as a vital compendium of research, detailing the latest research, theories, and case studies on industrial engineering. Bringing together contributions from authors around the world, this three-volume collection represents the most sophisticated research and developments from the field of industrial engineering and will prove a valuable resource for researchers, academics, and practitioners alike.


On-Chip Inductance in High Speed Integrated Circuits

On-Chip Inductance in High Speed Integrated Circuits

Author: Yehea I. Ismail

Publisher: Springer Science & Business Media

Published: 2012-12-06

Total Pages: 310

ISBN-13: 1461516854

DOWNLOAD EBOOK

The appropriate interconnect model has changed several times over the past two decades due to the application of aggressive technology scaling. New, more accurate interconnect models are required to manage the changing physical characteristics of integrated circuits. Currently, RC models are used to analyze high resistance nets while capacitive models are used for less resistive interconnect. However, on-chip inductance is becoming more important with integrated circuits operating at higher frequencies, since the inductive impedance is proportional to the frequency. The operating frequencies of integrated circuits have increased dramatically over the past decade and are expected to maintain the same rate of increase over the next decade, approaching 10 GHz by the year 2012. Also, wide wires are frequently encountered in important global nets, such as clock distribution networks and in upper metal layers, and performance requirements are pushing the introduction of new materials for low resistance interconnect, such as copper interconnect already used in many commercial CMOS technologies. On-Chip Inductance in High Speed Integrated Circuits deals with the design and analysis of integrated circuits with a specific focus on on-chip inductance effects. It has been described throughout this book that inductance can have a tangible effect on current high speed integrated circuits. For example, neglecting inductance and using an RC interconnect model in a production 0.25 mum CMOS technology can cause large errors (over 35%) in estimates of the propagation delay of on-chip interconnect. It has also been shown that including inductance in the repeater insertion design process as compared to using an RC model improves the overall repeater solution in terms of area, power, and delay with average savings of 40.8%, 15.6%, and 6.7%, respectively. On-Chip Inductance in High Speed Integrated Circuits is full of design and analysis techniques for RLC interconnect. These techniques are compared to techniques traditionally used for RC interconnect design to emphasize the effect of inductance. emOn-Chip Inductance in High Speed Integrated Circuits will be of interest to researchers in the area of high frequency interconnect, noise, and high performance integrated circuit design.


Three Dimensional System Integration

Three Dimensional System Integration

Author: Antonis Papanikolaou

Publisher: Springer Science & Business Media

Published: 2010-12-07

Total Pages: 251

ISBN-13: 1441909621

DOWNLOAD EBOOK

Three-dimensional (3D) integrated circuit (IC) stacking is the next big step in electronic system integration. It enables packing more functionality, as well as integration of heterogeneous materials, devices, and signals, in the same space (volume). This results in consumer electronics (e.g., mobile, handheld devices) which can run more powerful applications, such as full-length movies and 3D games, with longer battery life. This technology is so promising that it is expected to be a mainstream technology a few years from now, less than 10-15 years from its original conception. To achieve this type of end product, changes in the entire manufacturing and design process of electronic systems are taking place. This book provides readers with an accessible tutorial on a broad range of topics essential to the non-expert in 3D System Integration. It is an invaluable resource for anybody in need of an overview of the 3D manufacturing and design chain.


Built-in Fault-Tolerant Computing Paradigm for Resilient Large-Scale Chip Design

Built-in Fault-Tolerant Computing Paradigm for Resilient Large-Scale Chip Design

Author: Xiaowei Li

Publisher: Springer Nature

Published: 2023-03-01

Total Pages: 318

ISBN-13: 9811985510

DOWNLOAD EBOOK

With the end of Dennard scaling and Moore’s law, IC chips, especially large-scale ones, now face more reliability challenges, and reliability has become one of the mainstay merits of VLSI designs. In this context, this book presents a built-in on-chip fault-tolerant computing paradigm that seeks to combine fault detection, fault diagnosis, and error recovery in large-scale VLSI design in a unified manner so as to minimize resource overhead and performance penalties. Following this computing paradigm, we propose a holistic solution based on three key components: self-test, self-diagnosis and self-repair, or “3S” for short. We then explore the use of 3S for general IC designs, general-purpose processors, network-on-chip (NoC) and deep learning accelerators, and present prototypes to demonstrate how 3S responds to in-field silicon degradation and recovery under various runtime faults caused by aging, process variations, or radical particles. Moreover, we demonstrate that 3S not only offers a powerful backbone for various on-chip fault-tolerant designs and implementations, but also has farther-reaching implications such as maintaining graceful performance degradation, mitigating the impact of verification blind spots, and improving chip yield. This book is the outcome of extensive fault-tolerant computing research pursued at the State Key Lab of Processors, Institute of Computing Technology, Chinese Academy of Sciences over the past decade. The proposed built-in on-chip fault-tolerant computing paradigm has been verified in a broad range of scenarios, from small processors in satellite computers to large processors in HPCs. Hopefully, it will provide an alternative yet effective solution to the growing reliability challenges for large-scale VLSI designs.


Security and Fault Tolerance in Internet of Things

Security and Fault Tolerance in Internet of Things

Author: Rajat Subhra Chakraborty

Publisher: Springer

Published: 2018-12-13

Total Pages: 221

ISBN-13: 3030028070

DOWNLOAD EBOOK

This book covers various aspects of security, privacy and reliability in Internet of Things (IoT) and Cyber-Physical System design, analysis and testing. In particular, various established theories and practices both from academia and industry are presented and suitably organized targeting students, engineers and researchers. Fifteen leading academicians and practitioners wrote this book, pointing to the open problems and biggest challenges on which research in the near future will be focused.


Low Power Interconnect Design

Low Power Interconnect Design

Author: Sandeep Saini

Publisher: Springer

Published: 2015-06-12

Total Pages: 166

ISBN-13: 1461413230

DOWNLOAD EBOOK

This book provides practical solutions for delay and power reduction for on-chip interconnects and buses. It provides an in depth description of the problem of signal delay and extra power consumption, possible solutions for delay and glitch removal, while considering the power reduction of the total system. Coverage focuses on use of the Schmitt Trigger as an alternative approach to buffer insertion for delay and power reduction in VLSI interconnects. In the last section of the book, various bus coding techniques are discussed to minimize delay and power in address and data buses.


Embedded Deep Learning

Embedded Deep Learning

Author: Bert Moons

Publisher: Springer

Published: 2018-10-23

Total Pages: 216

ISBN-13: 3319992236

DOWNLOAD EBOOK

This book covers algorithmic and hardware implementation techniques to enable embedded deep learning. The authors describe synergetic design approaches on the application-, algorithmic-, computer architecture-, and circuit-level that will help in achieving the goal of reducing the computational cost of deep learning algorithms. The impact of these techniques is displayed in four silicon prototypes for embedded deep learning. Gives a wide overview of a series of effective solutions for energy-efficient neural networks on battery constrained wearable devices; Discusses the optimization of neural networks for embedded deployment on all levels of the design hierarchy – applications, algorithms, hardware architectures, and circuits – supported by real silicon prototypes; Elaborates on how to design efficient Convolutional Neural Network processors, exploiting parallelism and data-reuse, sparse operations, and low-precision computations; Supports the introduced theory and design concepts by four real silicon prototypes. The physical realization’s implementation and achieved performances are discussed elaborately to illustrated and highlight the introduced cross-layer design concepts.