Design of High-Performance CMOS Voltage-Controlled Oscillators

Design of High-Performance CMOS Voltage-Controlled Oscillators

Author: Liang Dai

Publisher: Springer Science & Business Media

Published: 2012-12-06

Total Pages: 170

ISBN-13: 1461511453

DOWNLOAD EBOOK

Design of High-Performance CMOS Voltage-Controlled Oscillators presents a phase noise modeling framework for CMOS ring oscillators. The analysis considers both linear and nonlinear operation. It indicates that fast rail-to-rail switching has to be achieved to minimize phase noise. Additionally, in conventional design the flicker noise in the bias circuit can potentially dominate the phase noise at low offset frequencies. Therefore, for narrow bandwidth PLLs, noise up conversion for the bias circuits should be minimized. We define the effective Q factor (Qeff) for ring oscillators and predict its increase for CMOS processes with smaller feature sizes. Our phase noise analysis is validated via simulation and measurement results. The digital switching noise coupled through the power supply and substrate is usually the dominant source of clock jitter. Improving the supply and substrate noise immunity of a PLL is a challenging job in hostile environments such as a microprocessor chip where millions of digital gates are present.


Design of High-Performance CMOS Voltage-Controlled Oscillators

Design of High-Performance CMOS Voltage-Controlled Oscillators

Author: Liang Dai

Publisher: Springer Science & Business Media

Published: 2003

Total Pages: 186

ISBN-13: 9781402072383

DOWNLOAD EBOOK

Design of High-Performance CMOS Voltage-Controlled Oscillators presents a phase noise modeling framework for CMOS ring oscillators. The analysis considers both linear and nonlinear operation. It indicates that fast rail-to-rail switching has to be achieved to minimize phase noise. Additionally, in conventional design the flicker noise in the bias circuit can potentially dominate the phase noise at low offset frequencies. Therefore, for narrow bandwidth PLLs, noise up conversion for the bias circuits should be minimized. We define the effective Q factor (Qeff) for ring oscillators and predict its increase for CMOS processes with smaller feature sizes. Our phase noise analysis is validated via simulation and measurement results. The digital switching noise coupled through the power supply and substrate is usually the dominant source of clock jitter. Improving the supply and substrate noise immunity of a PLL is a challenging job in hostile environments such as a microprocessor chip where millions of digital gates are present.


Modular Low-Power, High-Speed CMOS Analog-to-Digital Converter of Embedded Systems

Modular Low-Power, High-Speed CMOS Analog-to-Digital Converter of Embedded Systems

Author: Keh-La Lin

Publisher: Springer Science & Business Media

Published: 2006-01-14

Total Pages: 270

ISBN-13: 0306487268

DOWNLOAD EBOOK

One of the main trends of microelectronics is toward design for integrated systems, i.e., system-on-a-chip (SoC) or system-on-silicon (SoS). Due to this development, design techniques for mixed-signal circuits become more important than before. Among other devices, analog-to-digital and digital-to-analog converters are the two bridges between the analog and the digital worlds. Besides, low-power design technique is one of the main issues for embedded systems, especially for hand-held applications. Modular Low-Power, High-Speed CMOS Analog-to-Digital Converter for Embedded Systems aims at design techniques for low-power, high-speed analog-to-digital converter processed by the standard CMOS technology. Additionally this book covers physical integration issues of A/D converter integrated in SoC, i.e., substrate crosstalk and reference voltage network design.


Microelectronics, Electromagnetics and Telecommunications

Microelectronics, Electromagnetics and Telecommunications

Author: Ganapati Panda

Publisher: Springer

Published: 2018-11-02

Total Pages: 802

ISBN-13: 9811319065

DOWNLOAD EBOOK

The book discusses the latest developments and outlines future trends in the fields of microelectronics, electromagnetics and telecommunication. It contains original research works presented at the International Conference on Microelectronics, Electromagnetics and Telecommunication (ICMEET 2018), organised by GVP College of Engineering (A), Andhra Pradesh, India. The respective papers were written by scientists, research scholars and practitioners from leading universities, engineering colleges and R&D institutes from all over the world, and share the latest breakthroughs in and promising solutions to the most important issues facing today’s society.


Static and Dynamic Performance Limitations for High Speed D/A Converters

Static and Dynamic Performance Limitations for High Speed D/A Converters

Author: Anne van den Bosch

Publisher: Springer Science & Business Media

Published: 2013-06-29

Total Pages: 229

ISBN-13: 1475765797

DOWNLOAD EBOOK

Static and Dynamic Performance Limitations for High Speed D/A Converters discusses the design and implementation of high speed current-steering CMOS digital-to-analog converters. Starting from the definition of the basic specifications for a D/A converter, the elements determining the static and dynamic performance are identified. Different guidelines based on scientific derivations are suggested to optimize this performance. Furthermore, a new closed formula has been derived to account for the influence of the transistor mismatch on the achievable resolution of the current-steering D/A converter. To allow a thorough understanding of the dynamic behavior, a new factor has been introduced. Moreover, the frequency dependency of the output impedance introduces harmonic distortion components which can limit the maximum attainable spurious free dynamic range. Finally, the last part of the book gives an overview on different existing transistor mismatch models and the link with the static performance of the D/A converter.


CMOS PLL Synthesizers: Analysis and Design

CMOS PLL Synthesizers: Analysis and Design

Author: Keliu Shu

Publisher: Springer Science & Business Media

Published: 2006-01-20

Total Pages: 227

ISBN-13: 0387236694

DOWNLOAD EBOOK

Thanks to the advance of semiconductor and communication technology, the wireless communication market has been booming in the last two decades. It evolved from simple pagers to emerging third-generation (3G) cellular phones. In the meanwhile, broadband communication market has also gained a rapid growth. As the market always demands hi- performance and low-cost products, circuit designers are seeking hi- integration communication devices in cheap CMOS technology. The phase-locked loop frequency synthesizer is a critical component in communication devices. It works as a local oscillator for frequency translation and channel selection in wireless transceivers and broadband cable tuners. It also plays an important role as the clock synthesizer for data converters in the analog-and-digital signal interface. This book covers the design and analysis of PLL synthesizers. It includes both fundamentals and a review of the state-of-the-art techniques. The transient analysis of the third-order charge-pump PLL reveals its locking behavior accurately. The behavioral-level simulation of PLL further clarifies its stability limit. Design examples are given to clearly illustrate the design procedure of PLL synthesizers. A complete derivation of reference spurs in the charge-pump PLL is also presented in this book. The in-depth investigation of the digital CA modulator for fractional-N synthesizers provides insightful design guidelines for this important block.


LNA-ESD Co-Design for Fully Integrated CMOS Wireless Receivers

LNA-ESD Co-Design for Fully Integrated CMOS Wireless Receivers

Author: Paul Leroux

Publisher: Springer Science & Business Media

Published: 2006-03-30

Total Pages: 199

ISBN-13: 1402031912

DOWNLOAD EBOOK

LNA-ESD Co-Design for Fully Integrated CMOS Wireless Receivers fits in the quest for complete CMOS integration of wireless receiver front-ends. With a combined discussion of both RF and ESD performance, it tackles one of the final obstacles on the road to CMOS integration. The book is conceived as a design guide for those actively involved in the design of CMOS wireless receivers. The book starts with a comprehensive introduction to the performance requirements of low-noise amplifiers in wireless receivers. Several popular topologies are explained and compared with respect to future technology and frequency scaling. The ESD requirements are introduced and related to the state-of-the-art protection devices and circuits. LNA-ESD Co-Design for Fully Integrated CMOS Wireless Receivers provides an extensive theoretical treatment of the performance of CMOS low-noise amplifiers in the presence of ESD-protection circuitry. The influence of the ESD-protection parasitics on noise figure, gain, linearity, and matching are investigated. Several RF-ESD co-design solutions are discussed allowing both high RF-performance and good ESD-immunity for frequencies up to and beyond 5 GHz. Special attention is also paid to the layout of both active and passive components. LNA-ESD Co-Design for Fully Integrated CMOS Wireless Receivers offers the reader intuitive insight in the LNA’s behavior, as well as the necessary mathematical background to optimize its performance. All material is experimentally verified with several CMOS implementations, among which a fully integrated GPS receiver front-end. The book is essential reading for RF design engineers and researchers in the field and is also suitable as a text book for an advanced course on the subject.


High-speed Optical Transceivers: Integrated Circuits Designs And Optical Devices Techniques

High-speed Optical Transceivers: Integrated Circuits Designs And Optical Devices Techniques

Author: Yuyu Liu

Publisher: World Scientific

Published: 2006-03-09

Total Pages: 242

ISBN-13: 9814478709

DOWNLOAD EBOOK

This book explores the unique advantages and large inherent transmission capacity of optical fiber communication systems. The long-term and high-risk research challenges of optical transceivers are analyzed with a view to sustaining the seemingly insatiable demand for bandwidth. A broad coverage of topics relating to the design of high-speed optical devices and integrated circuits, oriented to low power, low cost, and small area, is discussed.Written by specialists with many years of research and engineering experience in the field of optical fiber communication, this book is essential for an audience dedicated to the development of integrated electronic systems for optical communication applications. It can also be used as a supplementary text for graduate courses on optical transceiver IC design.


Systematic Design of Sigma-Delta Analog-to-Digital Converters

Systematic Design of Sigma-Delta Analog-to-Digital Converters

Author: Ovidiu Bajdechi

Publisher: Springer Science & Business Media

Published: 2004-04-30

Total Pages: 216

ISBN-13: 9781402079450

DOWNLOAD EBOOK

Systematic Design of Sigma-Delta Analog-to-Digital Converters describes the issues related to the sigma-delta analog-to-digital converters (ADCs) design in a systematic manner: from the top level of abstraction represented by the filters defining signal and noise transfer functions (STF, NTF), passing through the architecture level where topology-related performance is calculated and simulated, and finally down to parameters of circuit elements like resistors, capacitors, and amplifier transconductances used in individual integrators. The systematic approach allows the evaluation of different loop filters (order, aggressiveness, discrete-time or continuous-time implementation) with quantizers varying in resolution. Topologies explored range from simple single loops to multiple cascaded loops with complex structures including more feedbacks and feedforwards. For differential circuits, with switched-capacitor integrators for discrete-time (DT) loop filters and active-RC for continuous-time (CT) ones, the passive integrator components are calculated and the power consumption is estimated, based on top-level requirements like harmonic distortion and noise budget. This unified, systematic approach to choosing the best sigma-delta ADC implementation for a given design target yields an interesting solution for a high-resolution, broadband (DSL-like) ADC operated at low oversampling ratio, which is detailed down to transistor-level schematics. The target audience of Systematic Design of Sigma-Delta Analog-to-Digital Converters are engineers designing sigma-delta ADCs and/or switched-capacitor and continuous-time filters, both beginners and experienced. It is also intended for students/academics involved in sigma-delta and analog CAD research.


High-Frequency Oscillator Design for Integrated Transceivers

High-Frequency Oscillator Design for Integrated Transceivers

Author: Johan van der Tang

Publisher: Springer Science & Business Media

Published: 2003-09-30

Total Pages: 354

ISBN-13: 9781402075643

DOWNLOAD EBOOK

High-Frequency Oscillator Design for Integrated Transceivers covers the analysis and design of all high-frequency oscillators required to realize integrated transceivers for wireless and wired applications. This includes the design of oscillator types as single-phase LC oscillators, I/Q LC oscillators, multi-phase LC oscillators, and ring oscillators in various IC technologies such as bipolar, BiCMOS, CMOS, and SOI (silicon on insulator). Starting from an in depth review of basic oscillator theory, the authors discuss key oscillator specifications, numerous oscillator circuit topologies, and introduce the concepts of design figures of merit (FOMs) and benchmark FOMs, which assist the oscillator designer during the overall design cycle. Taking advantage of behavioral modeling, the elementary properties of LC oscillators and ring oscillators are analyzed first. A detailed analysis of oscillator properties at circuit level follows taking parasitic elements and other practical aspects of integrated oscillator design into account. Special attention is given to advantages and limitations of linear time invariant (LTI) phase noise modeling, leading to the concept of optimum coupling in I/Q LC oscillators and a simulation method for fast and efficient phase noise optimization in oscillators. In addition, all modern linear time variant (LTV) phase noise theories are covered. As not only phase noise is of high importance to the designer, but optimization of other oscillator properties as well, additional subjects such as various tuning methods of LC oscillators are analyzed, too. Design examples of integrated LC and ring oscillators in the frequency range of 100 MHz up to 11 GHz are thoroughly discussed throughout the book. The clear and structured discussion of basic oscillator properties make High-Frequency Oscillator Design for Integrated Transceivers an excellent starting point for the inexperienced oscillator designer. The detailed analysis of many oscillator types and circuit topologies, the discussion of numerous practical design issues together with fast optimization methods, and more than 200 carefully selected literature references on oscillator literature, LC oscillator and ring oscillator designs make this book a very valuable resource for the experienced IC designer as well.